

# Example: a pipelined shifter

- Goal: circuit to implement a left-shift by a dynamic amount s: z = shift (x, y) i.e., z = x left-shifted by y positions
- Suppose x has type Bit #(8) and y has type Bit #(3)
- Strategy (algorithm):
  - Shift x by y =

shift x by 4 (= 
$$2^2$$
) if y[2] == 1  
and x by 2 (=  $2^1$ ) if y[1] == 1  
and x by 1 (=  $2^0$ ) if y[0] == 1

• Note: shifting by  $2^j$  is trivial: it's just a "lane change" involving only wires, no circuit logic:



© Bluespec, Inc., 2012

bluespec



#### Synchronous shifter module containing the rule interface Shifter Ifc: Rather than inventing new methods, we often interface Put #(Bit #(8)) put\_x; re-use library interfaces like Get/Put (see interface Put #(Bit #(3)) put\_y; below) that capture common design patterns. interface Get #(Bit #(8)) get\_z; endinterface module mkShifter (Shifter\_Ifc); Some BSV library interfaces FIFOF #(Bit #(8)) fifo in x <- mkFIFOF; FIFOF #(Bit #(3)) fifo in y <- mkFIFOF; FIFOF #(Bit #(8)) fifo\_out\_z <- mkFIFOF; interface Put #(t); method Action put (t x); endinterface Reg #(Bit #(8)) rg\_x1 <- mkRegU; Reg #(Bit #(3)) rg\_y1 <- mkRegU; interface Get #(t); method ActionValue #(t) get Reg #(Bit #(8)) rg\_x2 <- mkRegU; Reg #(Bit #(3)) rg\_y2 <- mkRegU; endinterface interface FIFOF #(t); rule rl\_all\_together; method Action enq (t x); method t first (); shown on previous slide ... method Action deq (); method Bool notFull; endrule method Bool notEmpty; interface put\_x = toPut (fifo\_in\_x); interface put\_y = toPut (fifo\_in\_y); method Action clear (); endinterface interface get\_z = toGet (fifo\_out\_z); endmodule These are BSV library functions that convert a FIFOF interface into a Get or Put interface (each is just a few lines of BSV) bluespec © Bluespec, Inc., 2012

```
A testbench to drive the shifter module
module mkTest (Empty);
Shifter_Ifc shifter <- mkShifter;</pre>
    Reg #(Bit #(4)) rg_y <- mkReg (0);
    rule rl_gen (rg_y < 8);</pre>
    rule rigen (rg_y < 0);
shifter.put_x.put (8'h01);
shifter.put_y.put (truncate (rg_y)); // or rg_y[2:0]
rg_y <= rg_y + 1;
endrule</pre>
    rule rl_drain;
  let z <- shifter.get_z.get ();
  $display ("Output = %8b", z);
  if (z == 8'h80) $finish ();
                                                      // 8'b10000000
    endrule
            rl_gen sends in the following inputs:
                                                               rl_drain should see the following outputs:
              00000001 0
                                                                  00000001
              00000001
                                                                  00000010
              00000001 2
                                                                  00000100
              00000001 7
                                                                  10000000
                                                                                                            bluespec
                                                      © Bluespec, Inc., 2012
```







## A small sidebar on the "Maybe" type

BSV (and SystemVerilog) have kind of type called "tagged unions". One tagged union type frequently used in BSV is the "Maybe" type. (Reference Manual section B.2.10)

The type declaration

```
typedef union tagged {
   void Invalid;
   t Valid;
} Maybe #(type t)
deriving (Eq, Bits);
```

A "Maybe#(t)" value is

- either "invalid" (with no associated value, i.e., void)
- or "valid" with an associated value of type "t"

i.e., a "valid" bit along with a value

Creating values of this type

```
tagged Invalid
tagged Valid expression
```

creates 0 (invalid) along with a don't care value creates 1 (valid) along with the value of the expression

Using values of this type, with "pattern matching"

```
if (value matches tagged Valid .x)
... here you can use x, the valid associated value ...
else
... here you handle the "invalid" case ...
```

Tagged unions are similar to "unions" in C/C++, except that tagged unions are type-safe, whereas unions are not. There is no way to examine the value when the valid bit is "invalid".

© Bluespec, Inc., 2012

bluespec

## A more flexible synchronous pipeline

```
module mkShifter (Shifter_Ifc);
   Reg #(Maybe #(Bit #(8))) rg_x1 <- mkReg (tagged Invalid);</pre>
                               rg_y1 <- mkRegU;
   Reg #(Bit #(3))
   Reg #(Maybe #(Bit #(8))) rg_x2 <- mkReg (tagged Invalid);</pre>
   Reg #(Bit #(3))
                               rg_y2 <- mkRegU;
   rule rl_all_together;
   // Stage 0
       Bit \#(3) y0 = ?;
if (fifo_in_x.notEmpty) begin
let x0 = fifo_in_x.first; fifo_in_x.deq;
y0 = fifo_in_y.first; fifo_in_y.deq;
rg_x1 <= tagged Valid ((y0 [0] == 0) ? x0 : (x0 << 1));
      end
else
rg_x1 <= tagged Invalid;</pre>
      rg_y1 <= y0;
       // Stage 1
       if (rg x1 matches tagged Valid .x1)
 rg_x2 <= tagged Valid ((rg_y1 [1] == 0) ? x1 : (x1 << 2));
      else
 rg_x2 <= tagged Invalid;
      rg_y2 <= rg_y1;
      // Stage 2
      if (rg_x2 matches tagged Valid .x2)
 fifo_out_z.enq (((rg_y2 [2] == 0) ? x2 : (x2 << 4)));
   endrule
                                          © Bluespec, Inc., 2012
```

bluespec





### A small sidebar on "Tuple" types

A 2-tuple is just a pair of values; a 3-tuple is a triple, ... and so on

The 2-tuple type:

Tuple2 #(t1, t2) A pair of values, the first one of type t1, and the second of type t2

Creating values of this type

tuple2 (expression1, expression2) creates a value with two components, the value of expression1 and the value of expression2

Using values of this type: functions to extract components:

tpl\_1 (expression), tpl\_2 (e), ... extract the j'th component of tuple that is value of expression

Using values of this type, with "pattern matching"

match { .x, .y } = expression; declares new variables x and y, and binds them to the components of the 2-tuple value of expression

2-tuples are just structs with 2 fields (in general, an *n*-tuple is a struct with *n* fields). But tuples are so useful and common that they're pre-defined in BSV.

bluespec bluespec







### Sub-modules of the processor, and their interfaces

The interface of the searchable FIFO (buf) between the decode and exec stages

```
interface SFIFO;
  method Bool notStall (Instr instr);
  // True if FIFO is not full and does not contain
  // a decoded instr whose dest is
  // instr.src1 or instr.src2
  // ("instruction dependency")

method Action enq (DecodedInstr di);
  // Enqueue decoded instr into FIFO

method DecodedInstr first; // return 1st element
  method Action deq; // discard 1st element

method Action clear; // empty the FIFO
endinterface
```

bluespec bluespec

#### Sub-modules of the processor, and their interfaces

The interface of the register file (rf)

method Action upd (RegName r, Word v); // write-port

The interface of the instruction memory (imem)

```
interface IMem;
  method Word load (Addr a);  // read-port
endinterface
```

The interace of the data memory (dmem)

© Bluespec, Inc., 2012 bluespec

### The processor's fetch-and-decode rule

- The rule will only execute if 'buf.notStall(instr)' is True
  (FIFO not full, and no instruction dependency)
- 'let di = ...' builds a decoded instruction struct value from the fields in 'instr' and value read from the register file
- When the rule executes, it has two simultaneous actions: enqueue di and increment the PC
- · Note: blindly fetches next instr, even if current instr is a Bz instruction!

19 © Bluespec, Inc., 2012 bluespec

### The processor's execute rule

- · The rule will not execute if the FIFO buf is empty
  - (implicit condition of 'first' and 'deq' methods)
- The action of the rule depends on the branch of the case statement taken

80 Bluespec, Inc., 2012 bluespec

### Rule non-determinism in this example

- · What if both rules are enabled?
  - We can choose either rule—it does not matter for functional correctness!
    - If we repeatedly choose the exec rule, eventually it will become disabled due to the FIFO becoming empty, and then we'll have to choose the fetch rule
    - If we repeatedly choose the fetch rule, eventually it will become disabled due to the FIFO becoming full or because there's an instruction dependency, and then we'll have to choose the exec rule
- · In this example, the non-determinism does not matter
  - (but in other examples, non-determinism may matter)
  - Formal verification/specification people like it this way—don't overspecify when you don't have to

© Bluespec, Inc., 2012 bluespec

### Rule ordering helps reasoning about correctness

- · Shared resource contention:
  - Fetch rule increments PC, enqueues into FIFO
  - Exec rule, for a Bz instruction, updates PC to branch target, clears the FIFO
- · Is there a potential race condition? E.g.,
  - · PC gets incremented, but FIFO is cleared?
  - · Mispredicted instruction enq'd in FIFO, but PC updated to branch target?
- Rule ordering guarantees that this cannot happen!
  - Logically, either the fetch rule executes before the exec rule, or vice versa
     (but note that they can result in different performance)
  - · We can reason that we have a correct state either way
- · Rule-at-a-time semantics helps us reason about correctness
  - We'll discuss performance in a later section

© Bluespec, Inc., 2012 bluespec

#### Expressive power of BSV

These examples give a flavor of the expressive power of BSV:

- In BSV you can express any micro-architecture or architecture
- At one extreme, a special case, are classical, Verilog-like, synchronous, lock-step designs
- But you can also do elastic, automatically flow-controlled designs with complex concurrency. Rule and method conditions naturally lead to such designs.
- The former are historically more familiar (RTL); but the latter:
  - Are more scalable (large, globally synchronous designs are very fragile, rigid, difficult to change, difficult to plug-and-play, can have clock and reset distribution problems, etc.)
  - Are more consistent with modern GALS philosophy (Globally Asynchronous, Locally Synchronous)
- Independently, whether your design is synchronous or asynchronous, BSV also gives you much richer types and stronger type-checking than RTL

Bluespec, Inc., 2012 bluespec

